## CMOS HIGH SPEED 12 BIT MICROPROCESSOR

## Features

- LOW POWER, 50 MW OPERATING, 2 MW STATIC
- SINGLE SUPPLY - 5V
- OPERATION FROM DC TO 5.1 MHZ
- INDUSTRIAL AND MILITARY TEMPERATURE RANGES
- ON-CHIP CRYSTAL OSCILLATOR CIRCUITRY
- ON-CHIP EXTENDED MEMORY ADDRESSING-32K MAIN MEMORY, 32K CONTROL PANEL
- OPTIMIZED MICRO-CODE MINIMIZES THE NUMBER OF CLOCK CYCLES REQUIRED FOR ALL INSTRUCTIONS
- TWO ON-CHIP STACK POINTERS
- SIMPLIFIED MEMORY AND I/O CONTROL SIGNALS FOR EASY HARDWARE INTERFACING
- VECTORED INTERRUPT CAPABILITY
- SOFTWARE IS PAGE RELOCATABLE


## Description

The HD-6120 is a general purpose high speed, CMOS 12 bit microprocessor. It is designed to recognize the instruction set of Digital Equipment Corporation's PDP-8/E* minicomputer.
Many architectural, functional and processing enhancements have been designed into the 6120 such that it can provide much higher system performance than its predecessor, the 6100 .
The 6120 is targeted toward the experienced PDP-8* or 6100 user. Twelve bit accuracy, rapid interrupt response, battery backup and low power (sealed enclosure) capability all equate to a processor ideally suited to real time control applications such as data acquisition, industrial control and harsh environment military systems.

* trademark of digital equipment corp.


## Functional Diagrams



| Supply Voltage |  |
| :--- | :--- |
| Operating Voltage Range | +8.0 VOLTS |
| Input/Output Voltage Applied | +4 V to +7 V |
| Storage Temperature Range | $\mathrm{VSS}-0.3 \mathrm{~V}$ to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| Operating Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Industrial ( $-9,-9+$ ) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Military ( $-2,-8$ ) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation | 1 Watt |

CAUTION: Stresses above those listed in the "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
D.C. ELECTRICAL CHARACTERISTICS; VCC $=5.0 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{A}}=$ Industrial or Military

| SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VIH | LOGICAL ONE INPUT VOLTAGE | 70\% VCC |  | V |  |
| VIL | LOGICAL ZERO INPUT VOLTAGE |  | 30\% VCC | V |  |
| VIH(CLK) | LOGICAL ONE CLOCK VOLTAGE | VCC-0.5 |  | V | 50\% duty cycle $\mathrm{tr}, \mathrm{tf} \leqslant 20 \mathrm{~ns}$ |
| VIL(CLK) | LOGICAL ZERO CLOCK VOLTAGE |  | VSS +0.5 | V | 50\% duty cycle $\mathrm{tr}, \mathrm{tf} \leqslant 20 \mathrm{~ns}$ |
| VTH+ | SCHMITT TRIGGER POSITIVE <br> THRESHOLD | 50\% VCC | VCC-0.5 | V | $\overline{\text { RESET, }}$, $\overline{\text { DMAREQ }}$, $\overline{\text { CPREQ }}$ |
| VTH - | SCHMITT TRIGGER NEGATIVE THRESHOLD | 0.5 | 30\% VCC | V | $\overline{\text { RESET, }} \overline{\text { DMAREQ }}$, $\overline{\text { CPREQ }}$ |
| VOH | LOGICAL ONE OUTPUT VOLTAGE | VCC-0.5 |  | V | $\mathrm{IOH}=-1.6 \mathrm{~mA}$ |
| VOL | LOGICAL ZERO OUTPUT VOLTAGE |  | 0.5 | V | $\mathrm{IOL}=1.6 \mathrm{~mA}$ |
| IIL | INPUT LEAKAGE CURRENT | -10 | 10 | $\mu \mathrm{A}$ | $\mathrm{OV} \leqslant \mathrm{VIN} \leqslant \mathrm{VCC}$ |
| 10 | OUTPUT LEAKAGE CURRENT | -10.0 | 10.0 | $\mu \mathrm{A}$ | $\mathrm{OV} \leqslant \mathrm{VO} \leqslant \mathrm{VCC}$ |
| ICC | POWER SUPPLY STANDBY CURRENT |  | 500 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{VIN}=\mathrm{VCC} \text { or GND } \\ & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \text { RESET STATE } \\ & \text { OUTPUTS OPEN } \end{aligned}$ |
| ICC* | POWER SUPPLY OPERATING |  | 10 | ma | $\begin{aligned} & \mathrm{VIN}=\mathrm{VCC} \text { or } \mathrm{GND} \\ & \mathrm{VCC}=5.25 \mathrm{~V} \\ & \mathrm{~F}=5.1 \mathrm{Mhz} \\ & \text { OUTPUTS OPEN } \end{aligned}$ |
| IOSH | HOLD CURRENT DURING DMAGNT | -0.2 | $\begin{gathered} -0.6 \\ -10.0 \end{gathered}$ | ma $\mu \mathrm{a}$ | $\begin{aligned} & \text { Vout }=\text { VCC }-1.0 \mathrm{~V} \\ & \text { Vout }=0 \mathrm{OV} \\ & \text { LXMAR, } \overline{\text { LXPAR, }} \overline{\text { READ }}, \\ & \hline \text { WRITE, OUT AND } \overline{\text { MEMSEL }} \end{aligned}$ |
| IOSS | HOLD CURRENT DURING IOT SAMPLE TIMES | -1.6 | -10.0 | ma | $\begin{aligned} & \text { Vout }=\text { OV } \\ & \text { C0, C1, AND SKIP } \\ & \text { OUTPUTS } \end{aligned}$ |
| IOSS | HOLD CURRENT DURING IOT SAMPLE TIMES | -50 | -250 | $\mu \mathrm{a}$ | $\begin{aligned} & \text { Vout }=\text { OV } \\ & \text { INTREQ OUTPUT } \end{aligned}$ |
| CIN* | INPUT CAPACITANCE |  | 5 | pf | $\begin{aligned} & \text { FREQ }=1 \mathrm{MHZ} \\ & \mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{VIN}=\mathrm{VCC} \text { or } \mathrm{GND} \end{aligned}$ |
| COUT* | OUTPUT CAPACITANCE |  | 15 | pf | $\begin{aligned} & \mathrm{FREQ}=1 \mathrm{MHZ} \\ & \mathrm{TA}=25^{\circ} \mathrm{C} \\ & \mathrm{VIN}=\mathrm{VCC} \text { or GND } \end{aligned}$ |

* Guaranteed and sampled, but not $100 \%$ tested
A.C. ELECTRICAL CHARACTERISTICS; VCC $=5.0 \mathrm{~V} \pm 5 \%$; $\mathrm{T}_{\mathrm{A}}=$ Industrial or Military; $C_{L}=50 \mathrm{pf}, \operatorname{FREQ}=5.1 \mathrm{MHZ}$

| SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| F | OPERATING FREQUENCY | 0 | 5.1 | Mhz |  |
| T | MINOR CYCLE PERIOD | 392 |  | ns | $T=2 / F$ |
| TL | LXMAR, LXPAR, LXDAR PULSE WIDTH | 125 |  | ns | $\mathrm{F}=5.1 \mathrm{Mhz}$ |
| TAS | ADDRESS SET UP TIME | 60 |  | ns |  |
| TAH | ADDRESS HOLD TIME | 180 |  | ns |  |
| TREAD | READ ACCESS TIME | 720 |  | ns |  |
| TRS | READ SET UP TIME | 135 |  | ns |  |
| TRH | READ HOLD TIME | 20 |  | ns | MEMORY OPERATIONS |
| TRP | READ PULSE WIDTH | 425 |  | ns |  |
| TRD | READ PULSE DELAY | 40 |  | ns |  |
| TWPD | WRITE PULSE DELAY | 200 |  | ns |  |
| TWS | WRITE SET UP TIME (ALL NON IOT) | 375 |  | ns |  |
| TWP | WRITE PULSE WIDTH (ALL NON IOT) | 425 |  | ns |  |
| TWH | WRITE HOLD TIME (ALL NON IOT) | 200 |  | ns |  |
| TWSIO | WRITE SET UP TIME (IOT) | 200 |  | ns |  |
| TWIO | WRITE PULSE WIDTH (IOT) | 375 |  | ns |  |
| TWHIO | WRITE HOLD TIME (IOT) | 125 |  | ns |  |
| TDA | READ ACK DELAY FOR NO WAIT |  | 150 | ns |  |
| TXA | WRITE ACK DELAY FOR NO WAIT |  | 150 | ns | $\mathrm{F}=5.1 \mathrm{Mhz}$ |

NOTE: All measurements are taken with input rise and fall times $\leqslant 20$ nsec.

## DECOUPLING CAPACITORS

The transient current required to charge and discharge the 50 pF load capacitance specified in the 6120 data sheet is determined by

$$
\mathrm{i}=\mathrm{CL}(\mathrm{dv} / \mathrm{dt})
$$

Assuming that all DX outputs change state at the same time and that $\mathrm{dv} / \mathrm{dt}$ is constant;

$$
\mathrm{i} \cong \mathrm{CL} \frac{(\mathrm{VCC} \times 80 \%)}{\mathrm{t}_{\mathrm{R}} / \mathrm{t}_{\mathrm{F}}}
$$

where $\mathrm{t}_{\mathrm{R}}=20 \mathrm{~ns}, \mathrm{VCC}=5.0$ volts, $\mathrm{C} L=50 \mathrm{pF}$ on each of twelve outputs.

$$
\begin{aligned}
\mathrm{i} & \cong\left(12 \times 50 \times 10^{-12}\right) \times(5.0 \mathrm{v} \times 0.8) /\left(20 \times 10^{-9}\right) \\
& \cong 120 \mathrm{~mA}
\end{aligned}
$$

This current spike may cause a large negative voltage spike on VCC, which could cause improper operation of the device. To filter out this noise, it is recommended that a $0.1 \mu \mathrm{~F}$ ceramic disk decoupling capacitor be placed between VCC and GND at each device, with placement being as near to the device as possible.
It is recommended that for systems with greater than 50 pF loading on the DX outputs that Harris HD-6432 CMOS Hex Bi-directional bus drivers be used to buffer the 6120 from the rest of the system. The HD-6432 bus driver has guaranteed performance specifications up to a 300 pF load.


MEMORY READ OPERATION


NOTE 1: This cycle is deleted on PAC1, PAC2, PPC1, PPC2 and control panel Interrupt writes.


MINOR CYCLES $\mid=T \rightarrow$

co, c1, EMA2 $\triangle 8 \mathbb{}$ DF $\quad 8 \times 8$
$\overline{\text { DATAF }} \overline{X P}$ 888

OR SWITCH REGISTER (OSR)


WRITE TO SWITCH REGISTER

| 1/0 | Pin | Symbol | Active Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | OUT | Low | Bus timing control output which is low during all bus write or addressing operations. This signal is used to enable outbound bus drivers. |
| 0 | 2 | DMAGNT | High | Direct memory access grant output-DX, C0, C1, and EMA2 lines are high impedance. |
| 1 | 3 | $\overline{\text { DMAREQ }}$ | Low | Schmitt trigger input. Direct memory access request-DMA is granted at the end of the current bus operation. Upon DMA grant, the 6120 suspends program execution until the DMAREQ line is pulled high. |
| 1 | 4 | SKIP | Low | Input which causes the 6120 to skip the next instruction if low during an I/O instruction. |
| 1 | 5 | RUN/HLT |  | Pulsing the RUN/ $\overline{H L T}$ input causes the 6120 to alternately run and halt by changing the state of the internal RUNHLT flip flop on the positive transition of the RUN/HL ${ }^{+}$line. |
| 0 | 6 | RUN | Low | This output indicates the operating state of the 6120. It is low at all times except during the reset and halt states. |
| 1 | 7 | RESET | Low | Schmitt trigger input. Clears the AC and the memory extension registers and loads 7777 (octal) into the PC. RUNHLT is set. The STRTUP line controls whether execution starts in control panel or main memory. RESET must be held low at least 42 clock cycles after the clock starts running in order to initialize the timing generator. LXDAR is held low while RESET is low, and remains low until after the positive transition of RESET and IOCLR. |
| 1 | 8 | ACK | High | This input indicates that peripheral or external memory is ready to transfer data. The 6120 read or write state gets extended as long as ACK is low. During this time the 6120 is in the lowest power state with clocks running. |
| 1 | 9 | OSCIN |  | Input to crystal oscillator amplifier. (Also external clock input.) |
| 0 | 10 | oscout |  | Output of crystal oscillator amplifier. |
| $\bigcirc$ | 11 | IFETCH | Low | Instruction fetch cycle output. |
| 1/0 | $\begin{aligned} & 12-19 \\ & 21-24 \end{aligned}$ | $\begin{aligned} & \text { DXO- } \\ & \text { DX11 } \end{aligned}$ | High | Multiplexed bidirectional data in, data out and address lines. (DXO=MSB, DX11=LSB.) |
|  | 20 | vss |  | Most negative supply voltage. |
| 1/0 | 25 | Colco |  | Multiplexed extended memory address (EMA) active high output MSB and peripheral device control line active low input from the peripheral device during an I/O transfer. |
| 1/0 | 26 | $\mathrm{Cl} / \overline{\mathrm{C} 1}$ |  | Multiplexed EMA bit 1 and peripheral control line. See CO. |
| 0 | 27 | EMA2 | High | Low order extended memory address output. |
| 1 | 28 | STRTUP |  | This input is tied to either VCC or VSS. If tied to VSS, the 6120 makes a panel request (caused by the PWRON flag) as soon as RESET goes to VCC. 7777 is stored in location 0000 of field O of panel memory. If STRTUP is tied to VCC, PWRON does not cause a panel request. Instead, the CPU starts running in location 7777 of fleld O of main memory. Location 0000 of main memory is not altered. |
| 1 | 29 | $\overline{\text { CPREQ }}$ | Low | Schmitt trigger input. External control panel request-a dedicated interrupt which bypasses the normal device interrupt request structure. CPREQ causes a control panel interrupt request by setting the bootstrap flag with the negative going transition of CPREQ. Therefore, this input is transition rather than level sensitive. |
| 1 | 30 | INTREQ | Low | Peripheral device interrupt request input. |
| 0 | 31 | INTGNT | Low | Peripheral device interrupt grant output. |
| 0 | 32 | $\overline{\text { DATAF }}$ | Low | Output which is low whenever the Data Field is placed on the C0, C1 and EMA2 lines. |
| 0 | 33 | $\overline{\text { LXPAR }}$ | Low | Output which causes control panel memory address register to be loaded. Same as LXMAR, but for control panel memory operations. |
| 0 | 34 | $\overline{\text { LXMAR }}$ | Low | Output which causes main memory address register to be loaded. Address is strobed into the main memory at the falling edge of LXMAR. |
| 0 | 35 | $\overline{\text { LXDAR }}$ | Low | Output which causes device address register to be loaded. Same as $\overline{\text { LXMAR }} \overline{\text { or LXPAR }}$, except for IOT operations. Also used to distinguish between IOCLR signals. See IOCLR below. |
| 0 | 36 | $\overline{\text { OCLR }}$ | Low | Output which is low when RESET is low, or when CAF instruction is given. Used to clear I/O flags. If caused by RESET, LXDAR is low during and after the trailing edge of IOCLR. |
| 0 | 37 | MEMSEL | Low | Memory select. During memory operations, this output pulses to VSS at bus read and write times. |
| 0 | 38 | WRITE | Low | Write pulse. This output is low during all bus data write operations; memory, I/O, and write to switch register. |
| 0 | 39 40 | READ VCC | Low | Read pulse. This output is low during all bus read operations; memory, I/O and switch register. It also serves the function of enabling inbound bus drivers. <br> Positive supply voltage. |

## ACCUMULATOR (AC)

The $A C$ is a 12 -bit register with which arithmetic and logical operations are performed. Data words may be fetched from memory to the AC or stored from the AC into memory. Arithmetic and logical operations involve two operands, one held in the AC and the other fetched from memory. The result of the operation is left in the AC. The AC may be cleared, complemented, tested, incremented or rotated under program control. The AC also serves as an input-output register. All programmed data transfers pass through the AC.
Link (L)
$L$ is a 1-bit flip flop that serves as a high-order extension of the AC. It is used as a carry flip flop for 2's complement arithmetic. A carry out of the ALU complements L. L can be cleared, set, complemented and tested under program control and rotated as a part of the AC.

## MQ REGISTER (MQ)

The MQ is a 12 -bit temporary register which is program accessible. The contents of AC may be transferred to the MQ for temporary storage. MQ can be OR'ed with the AC and the result stored in the AC. The contents of the AC and the MQ may also be exchanged.

## OUTPUT LATCH (OL)

While accessing memory or I/O, all data or addresses generated by the 6120 on the DX bus are held in the OL for the time required on the bus. This frees the 6120 internal bus for other uses during these operations. The output latch can also be read to the 6120 internal bus so that it can function as a temporary holding register for internal operations.

## PROGRAM COUNTER (PC)

The 12-bit PC contains the address of the memory location from which the next instruction is fetched. During an instruction fetch, the PC is transferred to OL and the PC is then incremented by 1 . When there is a branch to another address in memory, the branch address is set into the PC. Branching normally takes place under program control. A skip (SKP, SMA, SZA, SNL, etc.) instruction increments the PC by 1 (again), thus causing the next instruction to be skipped. The skip instruction may be unconditional or conditional on the state of the AC and/or LINK. During an input-output operation, a device can also cause the next instruction to be skipped.

## TEMPORARY REGISTER (TEMP)

The 12-bit TEMP register latches the result of an ALU operation before it is sent to the destination register to avoid race conditions. The TEMP is also used as an internal register during instruction execution.

## INSTRUCTION REGISTER (IR)

During an instruction fetch, the 12-bit IR contains the instruction that is to be executed by the 6120 .

## STACK POINTERS (SP1 and SP2)

The stack pointers are two twelve-bit registers which hold the address of the next stack storage location. PPCX or PACX instructions cause post-decrement of the contents of stack pointer SPX. RTNX or POPX cause a pre-increment of the contents of the stack pointer. Stack pointers are loaded from, and read into, the AC. They may also be used as programcontrolled temporary registers.

## Memory Extension Control Registers

## INSTRUCTION FIELD (IF)

The 3-bit Instruction Field holds the memory field from which all instructions, all indirect address pointers and all directly addressed operands are obtained. It may be read into the AC, and loaded from the IB. It is cleared by RESET.

## INSTRUCTION BUFFER (IB)

The 3-bit Instruction Buffer serves as a holding register for instructions which change the IF. Instead of changing the IF directly, field bits are loaded into the IB, and transferred to the IF at the next JMP, JMS, RTN1 or RTN2. The IB may be loaded from instruction bits, from the AC or from the ISF. The IB is cleared by RESET.

## INSTRUCTION SAVE FIELD (ISF)

The 3-bit ISF is loaded with the contents of the IF upon granting of an interrupt. The ISF may be read into the AC. It is cleared by RESET.

## DATA FIELD (DF)

The 3-bit Data Field holds the memory field from which all indirectly addressed operands are obtained. The DF may be loaded from instruction bits, from the AC or from the DSF. It may be read into the AC. It is cleared by RESET.

## DATA SAVE FIELD (DSF)

The 3-bit DSF is loaded with the contents of the DF upon granting of an interrupt. The DSF may be read into the AC. It is cleared by RESET.

## Basic Timing and State Control

A 15-bit address is sent on the CO, C1, EMA2 and DX lines for memory reference instructions. The LXMAR or LXPAR signals cause an external register to store the address information if required. When executing an input-output instruction, LXDAR causes an external register to be loaded with device address and control information.

Memory data is read for an input transfer (READ). ACK controls the transfer duration. If ACK is low during input transfers, the 6120 waits with the READ line low. The high state of the ACK signal causes the 6120 to continue.

Output transfers are similar to input transfers. The address is defined as given above. ACK controls the length of time for which the WRITE signal is low, similar to the READ line control.

During an instruction fetch the instruction to be executed is retained internally and then executed. During the sequencing of the instruction the external request lines are sampled by the priority network. The state of this network decides whether the machine is going to fetch the next instruction in sequence or service one of the internal or external request lines.

## GENERAL DESCRIPTION

The external request lines and the internal request flags are sampled in an internal priority network. The internal priority is RESET, DMAREQ, RUN/HLT, CPREQ, INTREQ, and IFETCH. The state of the priority network determines the next operation.

## IFETCH

If no external or internal requests are pending, the 6120 fetches the next instruction pointed to by the contents of the PC. The $\overline{\text { IFETCH }}$ line is low during the cycle in which the instruction is fetched.

## RESET

$\overline{\text { RESET }}$ initializes all internal flags and clears the AC, LINK and MQ. All memory extension bits (IF, IB, DF, ISF and DSF) are cleared. The interrupt enable and interrupt inhibit flip flops are cleared. RUNHLT is set to the run state. The RUN line is held high by RESET. The states of SP1 and SP2 are undefined at power up, and are unaffected by RESET.
Upon application of power, the internal timing generator is completely initialized within 42 clock pulses after power is within limits with RESET held low.
The 6120 remains in the reset state as long as the $\overline{\text { RESET }}$ line
is low. $\overline{\text { LXMAR }}, \overline{\text { LXPAR }}, \overline{\text { READ }}, \overline{\text { WRITE }}, \overline{M E M S E L}, \overline{\text { INTGNT }}$ and IFETCH are held high. IOCLR is held low. After RESET is changed from low to high, $\overline{\mathrm{OCLR}}$ is made high. $\overline{\text { LXDAR }}$ is held low for one minor cycle after OCLR is high. DMAGNT and OUT are low. The first LXMAR or LXPAR occurs 5-1/2 minor cycles after IOCLR goes high. The PC is set to 7777 (octal) and execution commences in control panel or main memory, depending on whether the STRTUP input is low or high respectively. If execution commences in control panel memory, the FZ flag is set, the Panel Data flag is cleared, and 7777 is deposited in location 0000 of control panel memory before beginning instruction execution at location 7777. If execution commences in main memory, location 0000 of main memory is not modified.

## RUN/HLT

The RUN/HLT line changes the state of the RUNHLT flip flop. This flip flop is initially placed in the run state by RESET. Pulsing RUN/HLT low causes the 6120 to alternately run and halt. This is true whether executing in main memory or control memory. The RUN/HLT line is normally high. The 6120 recognizes the positive transition of the RUN//HLT signal. The HLT instruction ( 7402 octal) does not cause the RUNHLT flip flop to be cleared, but causes entry into panel mode with the HLTFLG set.

## Memory Organization

The 6120 has a basic addressing capacity of 4096 12-bit words. The addressing capacity is extended by the internal extended memory control hardware. The memory system is organized in 4096 word groups, called memory fields. The first 4096 words of memory are in field 0 . If a full 32 K block of memory is installed, the uppermost memory field will be numbered 7 . Two 32 K word blocks of memory may be connected to the 6120. One of these blocks is known as main memory and the other is known as panel memory.
In any given memory field, every location has a unique 4 digit octal (12 bit binary) address, 0000 to 7777 (0000 to 4095 decimal). Each memory field is subdivided into 32 pages of 128 words each. Memory pages are numbered sequentially from page 00 , containing octal addresses 0000-0177, to page 37 (octal), containing octal addresses 7600-7777. The most
significant 5 bits of a 12-bit memory address denote the page number and the 7 low order bits specify the address of the memory location within the given page.
During an instruction fetch cycle, the 6120 fetches the instruction pointed to by the IF, PC, and address strobes LXMAR or LXPAR. The contents of the PC are transferred to the OL. The PC is incremented by 1. The PC now contains the address of the 'next' sequential instruction. The OL now contains the address of the 'current' instruction which must be fetched from memory. Bits 0-4 of the OL identify the current page, that is, the page from which instructions are currently being fetched. Bits 5-11 of the OL identify the location within the current page. (Page zero, by definition, denotes the first 128 words of memory within a field, octal addresses 00000177.)

## Memory Reference Instructions (MRI)

The memory reference instructions operate on the contents of a memory location or use the contents of a memory location to operate on the AC or the PC. Bits 0-2 of a memory reference instruction specify the operation code, or opcode, and the 9 low-order bits specify the operand address. Bits $5-11$, the page address, identify the location of the operand on a given page, but they do not identify the page itself. The page is specified by bit 4 , called the page bit. If bit 4 is a 0 , the page address is interpreted as a location on page 0 . If bit 4 is a 1 , the page address is interpreted to be on the current page. The entire 12-bit address, consisting of the 7 low-order bits from the instruction and either 0 or the contents of the OL in the 5 high-order bits is known as the instruction address, or IA. The IF provides the 3 high-order bits of the complete 15 -bit address, IA.
Other locations are addressed by utilizing bit 3 . When bit 3 is a 0 , the operand is directly addressed, and IA is the location of the operand. When bit 3 is a 1 , the operand is indirectly addressed, and the contents of IA specify the location of the operand. To address a location that is not on page 0 or the current page, the absolute address of the desired location is stored in one of the 256 directly-addressable locations as a pointer address. The instruction addresses the operand
indirectly through this pointer. Upon execution, the MRI operates on the contents of the location identified by the address contained in the pointer location. The pointer is obtained from the current Instruction Field; the data is in the current Data Field.
It should be noted that locations 0010-0017 (octal) in page 0 of any field are autoindexed. If these locations are addressed as indirect pointers, the contents are incremented by 1 and restored before they are used as the operand address. These locations may, therefore, be used for indexing applications. During the memory write operation, the DF appears on CO, C2, and EMA2. Indirect reference to auto index registers from page 0 work as defined whether the page bit is " 1 " or " 0 ".
Data is represented in two's complement integer notation. In this system of notation, the negative of a number is formed by complementing each bit in the data word and adding " 1 " to the complemented number. The sign is indicated by the mostsignificant bit. In the 12-bit word used in the 6120, when bit 0 is a " 0 ", it denotes a positive number and when bit 0 is a " 1 ", it denotes a negative number. The number range for this system is +3777 to -4000 octal ( +2047 to -2048 decimal).

## Microprogramming

Group 1, 2 and 3 instructions are all microprogrammable. This means that as many as five discrete instructions can be combined into one instruction which can execute in the same amount of time required for a single discrete instruction. Instructions listed under Groups 1, 2 and 3 represent the most commonly used microcoded instructions for these groups and are not a complete listing of all possible instructions. The general rule of thumb is that if an instruction can be rep-
resented in machine code (using the "Microinstruction Format" templet), then it is a legal instruction. The logical sequence table which accompanies each "Microinstruction Format" templet shows the order in which the microcoded operations are performed. "Introduction to Programming" by Digital Equipment Corporation further explains the PDP-8* instruction set and the use of microprogramming. This handbook is also available from Harris Semiconductor.

* Trademark of Digital Equipment Corporation


## HD-6120 Oscillator Requirements

The HD-6120 has been designed to work with either a parallel resonant, fundamental mode crystal or an external frequency source.

## EXTERNAL CRYSTAL

When using an external crystal, two capacitors and a resistor are required to complete the oscillator circuit. Table 1 lists the required crystal characteristics and Figure 1 shows the correct circuit connections.

TABLE 1

| Parameter | Typical Characteristic |
| :--- | :--- |
| Frequency | $2.4-5.1 \mathrm{Mhz}$ |
| Type of Operation | Parallel resonant, AT cut, |
|  | Fundamental mode |
|  | $\mathrm{CL}=20 \mathrm{pf}$ or 32pf |
| Load Capacitance | $200 \Omega$ at 5.1 Mhz |
| Rseries (Max.) |  |

The load capacitors C1, C2 are chosen such that the total (including stray) capacitance seen by the crystal matches the specified load capacitance $\left(\mathrm{CL}_{\mathrm{L}}\right)$. For $\mathrm{C}_{L}=20 \mathrm{pf}$. a value of $\mathrm{C}_{1}=$
$\mathrm{C} 2=20 \mathrm{pf}$. is normally used. For $\mathrm{CL}=32 \mathrm{pf}$. C 1 and C 2 would be approximately 47 pf . The actual values are normally not critical unless an ultra precise frequency is desired.


FIGURE 1

## EXTERNAL FREQUENCY SOURCE

When using an external frequency source, the duty cycle should be $50 / 50$ with rise and fall times less than 20 ns. Input voltage levels should be $\mathrm{V}_{1 H} \geqslant \mathrm{VCC}-0.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IL}} \leqslant 0.5 \mathrm{~V}$. The OSCIN pin of the HD-6120 is used in this case with the OSCOUT pin left open. The Harris 82C84A CMOS Clock Generator is an excellent external frequency source which provides three outputs at different divide ratios $(\div 1, \div 3, \div 6)$.

## Memory Reference Instructions

## MICROINSTRUCTION FORMAT



| Mne- <br> monic | Opcode |  | Minor Cycles <br> Dir <br> Ind |  |  | Auto |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |$\quad$ Operation

* Add two Minor Cycles if a skip is taken.

Group 1 Operate Instructions
All group 1 instructions require 6 minor cycles, except those performing an RTR, RTL, or BSW instruction ( 8 minor cycles).

MICROINSTRUCTION FORMAT


| Mne- <br> monic | Opcode | Logical <br> Sequence |  |
| :--- | :--- | :--- | :--- |
| NOP | 7000 | 1 | Operation |
| IAC | 7001 | 3 | No operation. |
| Increment accumulator-the contents of the AC is incremented by 1. Carry out complements the LINK. |  |  |  |
| RSW | 7002 | 4 | Byte swap-AC0-5 are exchanged with AC6-11 respectively. The LINK is not changed. |
| RAL | 7004 | 4 | Rotate accumulator left-the contents of the AC and LINK are rotated one binary position to the left. AC0 <br> is shifted to LINK and LINK is shifted to AC11. <br> RTL |
| 7006 | 4 | Rotate two left - equivalent to two RAL's. |  |
| RAR | 7010 | 4 | Rotate accumulator right-the contents of the AC and LINK are rotated one binary position to the right. <br> AC11 is shifted into the LINK, and LINK is shifted to AC0. |
| RTR | 7012 | 4 | Rotate two right - equivalent to two RAR's. |
| R3L | 7014 | 4 | Rotate AC (but not LINK) left 3 places. AC0 is rotated into AC9, AC1 into AC10, etc. |
| CML | 7020 | 2 | Complement LINK - the contents of the LINK is complemented. |
| CMA | 7040 | 2 | Complement accumulator - the contents of the AC is replaced by its 1's complement. |
| CIA | 7041 | 2,3 | Complement and increment accumulator - the contents of the AC is replaced by its 2 's complement. |
| CLL | 7100 | 1 | Clear LINK - the LINK is made 0. |
| CLL RAL | 7104 | 1,4 | Clear LINK, rotate left. |
| CLL RTL | 7106 | 1,4 | Clear LINK, rotate two left. |
| CLL RAR | 7110 | 1,4 | Clear LINK, rotate right. |
| CLL RTR | 7112 | 1,4 | Clear LINK, rotate two right. |
| STL | 7120 | 1,2 | Set the LINK - load binary 1 into LINK. |
| CLA | 7200 | 1 | Clear accumulator - load AC with 0000. |
| CLA IAC | 7201 | 1,3 | Clear and increment accumulator - load AC with 0001. |
| GLK | 7204 | 1,4 | Get LINK - place LINK in AC11; clear AC0-10 and LINK. |
| STA | 7240 | 1,2 | Set accumulator - make AC=7777. |
| CLA CLL | 7300 | 1 | Clear AC and LINK. |

## Group 2 Operate Instructions

All group 2 instructions require 7 minor cycles, except OSR and LAS (8 minor cycles).

MICROINSTRUCTION FORMAT

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | SMA | SZA | SNL | 0 | OSR | HLT | 0 |
| 1 | 1 | 1 | 1 | CLA | SPA | SNA | SZL | 1 |  |  |  |

```
Logical Sequence
    1-(BIT 8=0) - SMA or SZA or SNL
    -(BIT 8=1)-SPA and SNA and SZL
    2-CLA
    3-OSR, HLT
```

| Mnemonic | Opcode | Logical Sequence | Operation |
| :---: | :---: | :---: | :---: |
| NOP | 7400 | 1 | No operation |
| HLT | 7402 | 3 | Set the HLTFLG. Causes entry into panel mode instead of executing the next instruction provided IIFF is not set. If IIFF is set, panel mode is entered after the JMP, JMS, RTN1 or RTN2 which clears IIFF. This instruction in panel mode does not cause a re-entry into panel mode, but does set HLTFLG. |
| OSR | 7404 | 3 | OR with switch register - the contents of an external device are "OR"ed with the contents of the AC, and the result stored in the AC. The contents of the DF are available for device selection. |
| SKP | 7410 | 1 | Skip - the content of the PC is incremented by 1 , to skip the next instruction. |
| SNL | 7420 | 1 | Skip on non-zero LINK - skip if LINK one |
| SZL | 7430 | 1 | Skip if LINK zero |
| SZA | 7440 | 1 | Skip on zero accumulator - skip if $\mathrm{AC}=0000$ |
| SNA | 7450 | 1 | Skip on non-zero accumulator |
| SZA SNL | 7460 | 1 | Skip if $\mathrm{AC}=0000$ or if LINK=1 |
| SNA SZL | 7470 | 1 | Skip if AC not 0000 and if LINK is zero |
| SMA | 7500 | 1 | Skip on minus accumulator ( $\mathrm{ACO}=1$ ) |
| SPA | 7510 | 1 | Skip on positive accumulator ( $\mathrm{ACO}=0$ ) |
| SMA SNL | 7520 | 1 | Skip if AC is minus or if LINK is 1 |
| SPA SZL | 7530 | 1 | Skip if AC is plus and if LINK is 0 |
| SMA SZA | 7540 | 1 | Skip if AC is minus or zero |
| SPA SNA | 7550 | 1 | Skip if AC is positive and non-zero |
| $\begin{aligned} & \text { SMA SZA } \\ & \text { SNL } \end{aligned}$ | 7560 | 1 | Skip if AC is minus or if AC is $=0000$ or if LINK is 1 |
| $\begin{aligned} & \text { SPA SNA } \\ & \text { SZL } \end{aligned}$ | 7570 | 1 | Skip if AC is positive, nonzero and if LINK is zero |
| CLA | 7600 | 2 | Clear accumulator |
| LAS | 7604 | 2, 3 | Load accumulator from switch register |
| SZA CLA | 7640 | 1,2 | Skip if $A C=0000$, then clear $A C$ |
| SNA CLA | 7650 | 1,2 | Skip on non-zero accumulator, then clear AC |
| SMA CLA | 7700 | 1, 2 | Skip on minus AC, then clear AC |
| SPA CLA | 7710 | 1,2 | Skip on positive AC, then clear AC |

## Group 3 Operate Instructions

If bits 6,8,9 or 10 are set to a one, instruction execution is not altered but the instruction becomes uninterruptable by eitherpanel or normal interrupts. That is, the next instruction is guaranteed to be fetched barring a reset, DMAREQ or RUN/HLT flip flop in the HLT state.

Group 3 Operate Instructions
All group 3 instructions require 6 minor cycles.
MICROINSTRUCTION FORMAT

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | CLA | MQA | * | MQL | * | * | * | 1 |

Logical Sequence:
1-CLA
2-MQA, MQL
3-ALL OTHERS

*     - CAUSES INSTRUCTION TO IGNORE INTERRUPTS IF A "1"

BIT
$\begin{array}{lll}4 & 5 & 7\end{array}$
000
$\begin{array}{llll}0 & 0 & 1 & A C\end{array} M Q, O \rightarrow A C$
$\begin{array}{llll}0 & 1 & 0 & (M Q+A C) \rightarrow A C\end{array}$
$\begin{array}{lll}0 & 1 & 1\end{array} M Q \rightarrow A C$
$10 \quad 0 \quad 0 \rightarrow A C$
$\begin{array}{llll}1 & 0 & 1 & 0 \rightarrow A C: \\ 1 & 1 & 0 & M Q\end{array}$
$\begin{array}{llll}1 & 1 & 0\end{array} M Q \rightarrow A C$
$\begin{array}{lll}1 & 1 & 1\end{array} M Q \rightarrow A C, O \rightarrow M Q$

+ denotes logical OR

| Mne- <br> monic | Opcode | Logical <br> Sequence | Operation |
| :--- | :--- | :--- | :--- |
| NOP | 7401 | 3 | 7421 | | No operation |
| :--- |
| MQL |

## Stack Operation Instructions

The following IOT instructions are internally decoded to perform stack operations using internal stack pointers SP1 and SP2. These are internal IOT instructions; the IXDAR signal is not generated. If instructions are being fetched from main memory, the stacks are located in field 0 of main memory. If instructions are being fetched from panel memory, the stacks are located in field 0 of panel memory, except for the
case of a ReTurN from control panel memory via a RTN1 or RTN2 instruction. In this case, the main memory stack is accessed by the instruction fetched from panel memory. Two separate stacks may be maintained - one for the PC, the second for the AC. An increment of the stack pointer is defined as a pop off the stack.

| Mnemonic | Opcode | Operation |
| :---: | :---: | :---: |
| PPC1 | 6205 | PUSH PC ON STACK. The contents of the PC are incremented by one and the result is loaded into the memory location pointed to by the contents of SP1. SP1 is then decremented by 1. |
| PPC2 | 6245 | PUSH PC ON STACK. The same as PPC1 except that SP2 is used as the memory pointer. |
| PAC1 | 6215 | PUSH AC ON STACK. The contents of the AC is loaded Into the memory location pointed to by the contents of SP1. The contents of SP1 is then decremented by 1. |
| PAC2 | 6255 | PUSH AC ON STACK. The same as PAC1 except that SP2 is used as the memory pointer. |
| RTN1 | 6225 | RETURN. The contents of the stack pointer (SP1) is incremented by one. The contents of the instruction Buffer (IB) is loaded into the Instruction Field (IF) register. If a prior PEX Instruction was executed, the Control Panel Filp Flop (CTRLFF) is cleared. If the interrupt inhibit Filp Flop (IIFF) is set, then the Force Zero (FZ) flag is cleared. The contents of the memory location pointed to by SP1 is loaded into the PC. Prior PEX is cleared. |
| RTN2 | 6265 | Same as RTN1 except that SP2 is used as the stack pointer. |
| POP1 | 6235 | The contents of SP1 is incremented by 1. The contents of the memory location pointed to by SP1 is then loaded into the AC. |
| POP2 | 6275 | Same as POP1 except that SP2 is used as the stack pointer. |
| RSP1 | 6207 | The contents of SP1 is loaded into the AC. |
| RSP2 | 6227 | The contents of SP2 is loaded into the AC. |
| LSP1 | 6217 | The contents of the AC is loaded into SP1. The AC is cleared. |
| LSP2 | 6237 | The contents of the AC is loaded into SP2. The AC is cieared. |
| CAUTION: When swltching between main and control panel memory, the stack pointers must be saved and restored. |  |  |

Internal Control Instructions
Note that these instructions apply if the 6120 is executing
instructions from main memory or control panel.

| Mnemonic | Opcode | Operation |  |
| :---: | :---: | :---: | :---: |
| ION | 6001 | Turn on Interrupt system. The Interrupt Enable Flip Flop is set. Neither INTREQ or any control panel request will be granted until after execution of the next instruction. ( 6 minor cycles.) |  |
| IOF | 6002 | Turn off interrupt. The interrupt enable flip flop is cleared immediately. If INTREQ is low while this instruction is being processed, the interrupt will not be recognized. ( 6 minor cycles.) |  |
| RTF | 6005 | Load the following from the AC: |  |
|  |  | AC blt | To |
|  |  | $\begin{aligned} & \hline 0 \\ & 1 \\ & 4 \\ & 6-8 \\ & 9-11 \end{aligned}$ | LINK GT IEFF IB DF |
|  |  | The IIFF is set. The AC is cleared following the load operation. (8 minor cycles.) Skip if the GT flag is set. ( 7 minor cycles.) |  |
| SGT | 6006 |  |  |
| CAF | 6007 | The AC, LINK and GT flag are cleared. Interrupt enable flip flop is cleared. $\overline{O C L R}$ is generated with $\overline{\mathrm{LXDAR}}$ high, causing peripheral devices to clear their flags. ( 7 minor cycles.) |  |
| WSR | 6246 | Write to switch register. The contents of the AC are written to an external device using a special I/O transfer. The AC is then cleared. The contents of the DF are available for device selection. DATAF is asserted. ( 7 minor cycles.) |  |
| GCF | 6256 | Get current fields. The following bits are loaded into the AC: |  |
|  |  | AC blt | Function |
|  |  | 0 <br> 1 <br> 2 <br>  <br> 3 <br> 4 <br> 5 <br> $6-8$ <br> $9-11$ | LINK <br> GT flag <br> 1 if INTREQ is low <br> 0 if INTREQ is high <br> PWRON flag <br> IEFF <br> 0 <br> IF 0-2 <br> DF 0-2 |
|  |  | (9 minor cycles.) |  |

Main Memory Control Instructions
Note that these instructions apply only if the 6120
is executing instructions from main memory.


## Panel Memory Control Instructions

The 6120's control panel is implemented in software. The software implementation of the control panel need not use any part of the main memory or change the processor state. This is an important feature, since the final version of the system may not have a control panel and the system designer would like to use the entire capacity of the main memory for the specific
system application.
Panel mode is entered because of the occurrence of any of four events. Each of these events sets a status flag, as well as causing the entry into panel mode. It should be noted that more than one event might happen simultaneously.

| Flag | Set by | Cleared by |
| :--- | :--- | :--- |
| PWRON | $\overline{\text { RESET low and }}$STRTUP low <br> PNLTRP <br> HLTFLG | PRQ (main memory) <br> HLT instruction <br> (or any OPR2 instruction <br> with bit 10 a 1) |
| BTSTRP | PRS and PEX |  |
|  | High-tolow <br> transition of CPREQ | PGO and PEX |
|  |  | PRS if <br> BTSTRP <br> was set <br> when <br> status read |

Panel mode entry is functionally similar to the granting of an interrupt with some important differences. Entry into panel mode for any reason is inhibited by the interrupt inhibit flip flop. Note that this means that a PRQ or HLT instruction executed when the interrupt inhibit flip flop is set will not be recognized until after the interrupt inhibit flip flop is cleared on the next JMP, JMS, RTN1 or RTN2. Entry into panel mode is also inhibited immediately following the ION instruction but will be recognized after the instruction following the ION is executed.
When a panel request is granted, the PC is stored in location 0000 of the control panel memory and the 6120 resumes operation at location 7777 (octal) of the panel memory. During PC write, 0 appears on C0, C1 and EMA2. The states of the IB, IF, DF, ISF and DSF registers are not disturbed by entry into the control panel mode but execution is forced to commence in field zero. The panel memory would be organized with RAM in the lower pages and ROM or PROM in the higher pages of field zero. The control panel service routine would be stored in the nonvolatile ROMs, starting at 7777 (octal).

A ConTRoL panel Flip Flop, CTRLFF, which is internal to the 6120, is set when the CPREQ is granted. The CTRLFF prevents further CPREQs from being granted, bypasses the interrupt enable system and redefines several of the internal control instructions.

As long as the CTRLFF is set, $\overline{\text { LXPAR }}$ is used for all instruction, direct data and indirect pointer references. Also, while CTRLFF is set, the INTGNT line is held high but the interrupt grant flip flop is not cleared. IOTs executed while CTRLFF is set do not clear the interrupt grant flip flop.

Indirectly addressed data references by control panel AND, TAD, ISZ or DCA instructions reference panel memory or main memory as controlled by a Panel Data Flag (PDF) internal to the 6120. If set, this flag causes indirect references from control panel memory to address control panel memory using LXPAR. If cleared, this flag causes indirect references from control panel memory to address main memory using LXMAR.

The PDF is cleared unconditionally whenever the panel mode is entered for any reason. It is also cleared by an instruction called CPD (Clear Panel Data). The PDF is set by an instruction called SPD (Set Panel Data). The state of the Panel Data flag is ignored when not operating in panel mode.
Extended memory operations are implemented for panel mode instructions by a 1 -bit flag in the EMA logic (the Force Zero-FZ-flag). This flag is always set when panel mode is entered and before the first panel mode memory operation (the store of the PC at control panel memory location 0000). As long as the FZ flag is set, zero appears on C0, C1 and EMA2 in place of the IF except for special C0, C1, EMA2 contents defined during write intervals, which remain undisturbed by FZ being set. The IF remains unchanged, however, and may be read by the RIF instruction. The data field is unaffected by the FZ flag and functions as defined above, using the panel data flag to determine whether operands are in main or control panel memory. In particular if $F Z=0$ :

Control panel instruction fetch is to control panel field 0 .
Control panel indirect address fetch is to control panel field 0.
Control panel current page or page zero direct data operations are to control panel field 0.
Control panel indirect data operations are specified by DF. Main or control panel memory access is specified by the panel data flag.
The FZ flag is cleared in panel mode simultaneously with the (IF) $\longleftarrow$ (IB) transfer following the first panel mode instruction which may change the IF. These instructions are CIF (62X2), CDF CIF (62X3), RTF (6005), and RMF (6244). The (IF) - (IB) transfer (and hence the FZ clear) takes place during the first JMP, JMS, RTN1, or RTN2 following the instruction. Once the FZ flag is cleared, the EMA logic operates in control panel memory as it does in main memory with the exception that the panel data flag controls whether indirect data operations are to control panel or main memory. In particular:

Control panel instruction fetch is specified by IF.
Control panel indirect address fetch is specified by IF.
Control panel current page or page zero data operations are specified by IF.
Control panel indirect data operations are specified by DF. Main or control panel memory access is specified by the panel data flag.
Once the FZ flag is cleared in panel mode, it is not set until panel mode is entered again. The state of the FZ flag when not in panel mode is a "don't care".
Exiting from the control panel routine is normally achieved by executing the following sequence:

## PEX

JMP I 0000 /location 0000 in control panel memory
The second instruction in this sequence may be any JMP, JMS, RTN1 or RTN2 instruction. The use of JMS is not recommended, since the programmer has no means of preserving the FZ and panel data flags.
The PEX instruction will cause the next JMP, JMS, RTN1 or RTN2 instruction to reset the CTRLFF. Location 0000 in the control panel memory contains either the original return address deposited by the 6120 when the control panel routine was entered or it may be a new starting address defined by the control panel routine. The IF and DF registers may also contain their original field designations or may have been altered by the control panel routine. If an exit is made from the control panel routine with the HLTFLG set, one instruction is executed in main memory before control panel mode is reentered due to the HLTFLG being set. Note that this allows a software-controlled single step operation of programs in main memory. Caution: Single step operation will not occur for any uninterruptable instructions or any instructions which set the IIFF. Exiting from a control panel routine can also be achieved by activating the $\overline{\text { RESET }}$ line, since reset has a higher priority than control panel request. If the RUN/HLT line is pulsed while the 6120 is in the panel mode, the 6120 will halt at the completion of the current instruction.

## Panel Mode Control Instructions

Note that these instructions apply only if the 6120 is executing instructions from Control Panel Memory

| Mne- <br> monic | Opcode | Description |
| :--- | :---: | :--- | :--- |
| PRS | 6000 | Read panel status bits into AC0-4, 0 into remainder of AC. <br> The bits are read as follows: |

## Memory Extension Instructions

Most memory extension instructions require 6 minor cycles, except for RIB which requires 9 minor cycles.

The internal memory extension control extends the basic 4 K addressing structure of the 6120 to 32 K . It does so by appending three high-order bits to the memory address. These bits, which appear on C0, C1 and EMA2 lines, apply to addresses within main memory or control panel memory. The changing of memory fields is accomplished via internal control instructions.

The Instruction Field (IF) serves as an extension to the PC, providing three high-order bits during instruction fetches. Note
that there is no carry from the most-significant PC bit into the IF. The IF is also used for directly-addressed operands, and for indirect address pointers.

The Data Field (DF) serves to extend the address of indirectly addressed operands, externalIOTs, OSR and WSR functions.
The Instruction Save Field and Data Save Field are used to retain the contents of the IF and the DF which existed prior to an interrupt.

| Mne- <br> monic | Opcode | Operation |
| :--- | :--- | :--- |
| CDF | $62 \times 1$ | Change Data Field to $X$. X is loaded into DF. <br> CIF <br> Change Instruction Field to X. X is loaded into IB, and the IIFF is set. (The setstate IIFF causes the priority network to <br> ignore interrupt requests). The contents of IB are loaded into the IF at the end of the next JMP, JMS, RTN1 or RTN2 <br> instruction. At the same time the interrupt inhibit flip flop is cleared. <br> A microprogrammed combination of CDF and CIF. Both fields are set to X. <br> Load the contents of the Data Field register into bits 6-8 of the AC. DF0-2 goes to AC6-8 respectively. AC0-5 and 9-11 <br> are unchanged. <br> Load the contents of the Instruction Field register into bits 6-8 of the AC. IF0-2 goes to AC6-8 respectively. AC0-5 and <br> G-11 are unchanged. <br> RDF |
| RIF | $62 \times 2 \times 3$ the contents of the ISF and DSF into bits 6-11 of the AC. ISFO-2 goes to AC6-8 and DSFO-2 goes to AC9-11 |  |
| respectively. AC0-5 are unchanged. |  |  |
| RIB | 6214 |  |
| RMF | 6244 | Load the contents of ISF into IB, DSF into DF, and set the interrupt inhibit flip flop. This instruction is used to restore the <br> contents of the memory field registers to their values before an interrupt occurred. |

## Input/Output Instructions

Input/output transfer instructions, which have an opcode of 6, are used to initiate the operation of peripheral devices and to transfer data between peripherals and the 6120. Three types of data transfer may be used to receive or transmit information between the 6120 and one or more peripheral I/O devices. Programmed data transfer provides a straight-forward means of communicating with relatively slow I/O devices, such as
teletypes, cassettes, card readers and CRT displays. Interrupt transfers use the interrupt system to service several peripheral devices simultaneously, on an intermittent basis, permitting computational operations to be performed concurrently with I/O operations. Both programmed data transfers and program interrupt transfers use the accumulator as a buffer, or storage area, for all data transfers.

## IOT INSTRUCTION FORMAT

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 0 |  |  |  | 11 |  |  |  |  |

Bits $0-2$ are always set to 6 (110) to specify an IOT instruction. The next six bits, 3-8, contain the device selection code that determines the specific I/O device for which the IOT instruction is intended. Device selection codes 00 and 2 X specify internal operations, and may not be used by external devices. Up to $551 / O$ devices can be specified. The last three bits, $9-11$, contain the operation specification code that determines the specific operation to be performed. The nature of this operation for any given IOT instruction depends entirely upon the circuitry designed into the I/O device interface (see the 6121 specification).
Programmed data transfer begins when the 6120 fetches an instruction from the memory and recognizes that the current instruction is an external IOT. The 6120 sequences the IOT instruction through an execute phase. Bits 0-11 of the IOT
instruction are placed on DXO-11; the data field is placed on CO, C1 and EMA2; and DATAF is asserted. LXDAR then falls, signalling the beginning of the IOT execute phase. These bits must be latched in an external register, since they are then removed to free the DX bus for I/O data exchanges. Following the fall of LXDAR, the 6120 generates a write signal. During the WRITE, the 6120 reads the SKIP, C0 and C1 lines. SKIP, CO , and C1 define the type of I/O operation. If C1 is pulled low during the write signal, then the 6120 adds one minor cycle and performs a read operation after the write.
The control line SKIP, when low during the write portion of an IOT, causes the 6120 to skip the next instruction. This feature is used to sense the status of various signals in the device interface. The C0 and C1 lines are treated independently of the SKIP line.

| Control Lines <br> C0 |  | C1 | Operation |
| :--- | :--- | :--- | :--- |
| High | High | (Device $) \leftarrow(A C)$ | Description |
| Low | High | $($ Device $) \leftarrow(A C), C L A$ | The contents of the $A C$ is sent to the device. |
| High | Low | $(A C) \leftarrow(A C) V($ Device $)$ | Data is received from a device, "OR"ed with the data in the $A C$, and the result is stored in the $A C$. |
| Low | Low | $(A C) \leftarrow($ Device $)$ | Data is received from a device and loaded into the $A C$. |

## Interrupt Transfer

The program interrupt system may be used to initiate programmed data transfers in such a way that the time spent waiting for device status is greatly reduced. It also provides a means of performing programmed data transfers between the 6120 and peripheral devices while executing another program. This is accomplished by isolating the I/O handling routines from the mainline program and using the interrupt system to ensure that these routines are entered only when an I/O device is set, indicating that the device is actually ready to perform the next data transfer.
The interrupt system allows external conditions to interrupt the computer program (which must be in main memory) by driving INTREQ low. If no internal higher priority requests are outstanding and the interrupt system is enabled, the 6120 grants the device interrupt at the end of the current instruction. After an interrupt has been granted, the interrupt enable flip flop in the 6120 is reset so that no more interrupts are acknowledged until the interrupt system is re-enabled under program control.
The interrupt inhibit flip flop prevents interrupts (both device
and control panel) from occurring when there is a possibility that the IF is not equal to the IB. More specifically, the interrupt inhibit flip flop is set whenever the IB is loaded (i.e., by the instructions CIF, CDF CIF, RMF or RTF), and cleared whenever the IF is loaded from the IB (i.e., at the proper phase of JMP, JMS, RTN1 or RTN2 instructions). Device interrupts are recognized only if the interrupt system is enabled, the interrupt inhibit flip flop is cleared and INTREQ is low.
Upon recognition of an interrupt, the 6120 stores the PC in location 0000 of field 0 and clears the interrupt enable flip flop. Zero appears on C0, C1 and EMA2 when the PC is stored. At the same time, INTGNT goes low. During the interrupt grant sequence, IF is loaded into ISF and DF is loaded into DSF. IF, IB and DF are then cleared. The next instruction is fetched from location 0001 of main memory field 0 . INTGNT remains low until the trailing edge of the first LXDAR generated by a main memory IOT following the recognition of the interrupt. The granting of an interrupt requires 4 minor cycles. If a control panel interrupt is granted while $\overline{\text { INTGNT }}$ is low, INTGNT will be forced high as long as CTRLFF is set but will return to the low state when CTRLFF is cleared.

## Direct Memory Access

Direct memory access, sometimes called data break, is the preferred form of data transfer to use with high-speed storage devices such as magnetic disk or tape units. The DMA mechanism transfers data directly between memory and peripheral devices. The 6120 is involved only in setting up the transfer; the transfers take place with no 6120 intervention on a "cycle stealing" basis. The DMA transfer rate is limited only by the bandwidth of the memory and the data transfer characteristics of the device.
The external device generates a DMA request when it is ready to transfer data. The 6120 grants the DMAREQ by pulling the DMAGNT signal high at any point in any of the instructions, or between instructions, when the 6120 is not using the DX bus in performing a bus read, write or read-modify-write operation. The 6120 suspends its internal timing until the DMAREQ line is high. The DX lines, EMA2, C0 and C1 lines are tristated. $\overline{\text { LXPAR, }} \overline{\text { LXMAR, }}, \overline{M E M S E L, ~ O U T, ~} \overline{R E A D}$ and WRITE are all held high by a device on each of these lines which only has a
very small pull-up drive. These lines can then be pulled down by an external device. In this way, these control lines are stable until the external device can gain control of them. IFETCH and $\overline{\text { LXDAR }}$ are both held high. RUN is held low. The states of DATAF and INTGNT are undisturbed.
The external DMA device must not drive the bus until DMAGNT is high. The DMA device must:
a. Drive all signals with three-state devices.
b. Provide all address, data, LXPAR, LXMAR, and other control signals with the proper timing.
c. Return all control lines to the high state before relinquishing the bus.
d. Three-state all drivers at or before $\overline{\text { DMAREQ is pulled }}$ high by the device.
After the $\overline{\text { DMAREQ }}$ line is pulled high, the 6120 negates DMAGNT and re-establishes proper timing before proceeding.

Internal Flags

| Name | Set Conditions | Clear Conditions | Load Conditions | Comments |
| :---: | :---: | :---: | :---: | :---: |
| IEFF | ION inst. | 1. $\overline{\text { RESET }}=$ low <br> 2. IOF inst. <br> 3. During INTGNT sequence <br> 4. SKON inst. | RTF inst. | INTERRUPT ENABLE FLIP FLOP: Tested by the SKON instruction. GCF inst. loads state of IEFF into AC4. INTREQ is honored only if IEFF is set (1). |
| IIFF | 1. CIF inst. <br> 2. CIF CDF <br> 3. RMF <br> 4. RTF | 1. $\overline{\text { RESET }}=$ low <br> 2. JMP, JMS, RTN inst. | none | INTERRUPT INHIBIT FLIP FLOP: Suppresses any INTREQ or Control Panel mode request. |
| CTRLFF | Upon entry into panel mode | 1. $\overline{\operatorname{RESET}}=$ low <br> 2. Next JMP, JMS or RTN after PEX inst. | none | CONTROL PANEL FLIP FLOP: Indicates control panel operation. Interrupts are not honored when set. |
| FZ | Upon entry into panel mode | First JMP, JMS or RTN inst. executed with IIFF set. | none | FORCE ZERO FLAG: Forces control panel instruction field access to field zero. Indirect data accesses are not affected. |
| PDF | SPD inst. | 1. Panel mode entry <br> 2. CPD inst. | none | PANEL DATA FLAG: When set causes indirect data operations executed in control panel to access CP memory. Otherwise they are to main memory. PDF is ignored when executing in main memory. |
| RUNHLT | $\overline{\text { RESET }}=$ low | none | On the low to high transition of the RUN/HLT line | RUN HALT FLIP FLOP: When cleared the 6120 will halt after the first instruction in which this state is detected. The 6120 will respond to DMAREQ in this state. |
| HLTFLG | HLT inst. | 1. $\overline{\operatorname{RESET}}=$ low <br> 2. PGO inst. | none | HALT FLAG: When set, panel mode will be entered unless the IIFF is set or RESET is low. IIFF can be cleared on the next JMP, JMS or RTN instruction at which point panel mode will be entered. |
| PNLTRP | PR0, PR1, PR2, PR3 inst. (main only) | 1. $\overline{\text { RESET }}=$ low <br> 2. PRS inst. <br> 3. PEX inst. | none | PANEL TRAP FLAG: Same result as defined for HLTFLG. |
| BTSTRP | High to low transition of CPREQ | 1. $\overline{\mathrm{RESET}}=$ low <br> 2. PRS inst. | none | BOOTSTRAP FLAG: Same result as defined for HLTFLG. |
| PWRON | $\overline{\text { RESET }}$ and STRTUP=low | 1. $\overline{\mathrm{RESET}}$ and STRTUP = high <br> 2. PRS inst. <br> 3. PEX inst. | none | POWER-ON FLAG: Causes entry into panel mode when RESET is released and this flag is set. |
| GT | none | $\overline{\mathrm{RESET}}=$ low | RTF inst. | GREATER THAN FLAG: General purpose flag which has no arithmetic significance. |

